# Verilog Tutorial

#### Adopted from

- Abdul-Rahman Elshafei's slides
- Digital Design, 4th Edition, Morris Mano, Micheal Ciletti



### Motivation

- Manual design methods are feasible for small logic circuits
- Modern design tools depend on a hardware description language (HDL)
- An HDL resembles an ordinary programming language but it is used to describe, design and test a circuit before manufacturing it



A simplified flow chart of HDL-based modeling, simulation and synthesis



# Verilog Structure

- All code are contained in modules
- Can invoke other modules
- Modules cannot be contained in another module
- A Verilog model is a descriptive model

```
module gate(Z,A,B,C);
 input A,B,C;
 output Z;
 assign Z = A|(B&C);
 endmodule
 module two_gates(Z2,A2,B2,C2)
 input A2,B2,C2;
 output Z2;
 gate gate_1(G2,A2,B2,C2);
 gate gate_2(Z2,G2,A2,B2);
 endmodule
A2
                 G2
```

### M

# Lexicography

#### Comments:

#### Two Types:

- // Comment
- I\* These comments extend over multiple lines. Good for commenting out code \*/
- Character Set:

0123456789ABCD..YZabcd...yz\_\$
Identifiers cannot start with a number or \$

# v.

### Data values for a single bit: 0,1,x,z

- x: an unknown value
- z: a high impedance
  - □ A high impedance condition occurs
    - at the output of three stage gates that are not enabled
    - if a wire is left unconnected

Truth table for predefined primitive **and** gate

| and | 0 | 1 | X | Z |
|-----|---|---|---|---|
| 0   | 0 | 0 | 0 | 0 |
| 1   | 0 | 1 | X | X |
| X   | 0 | x | X | X |
| z   | 0 | X | X | X |



# Data Types

- wire
- Used for connecting two points.
- Used in structural code
- Synthesizes into wires
- reg
- Used for storing values.
- Used in procedural code
- May synthesize into latches, flip-flops or wires
- integer

32-bit integer used as indexes

input, output, inout

Defines ports of a module (wire by default)

```
module sample (a,b,c,d);
input a,b;
output c,d;
wire [7:0] b;
reg c,d;
integer k;
```

# Vectors and arrays: declaration



# Vectors and arrays: selection





### Data Values

#### Numbers:

Numbers are defined by number of bits

Value of 23:

5'b10111

5'd23

5'h17

#### Constants:

```
wire [3:0] t,d;
assign t = 23;
assign d= 4'b0111;
```

#### Parameters:

```
parameter n=4;
wire [n-1:0] t, d;

`define Reset_state = 0, state_B = 1,
    Run_state = 2, finish_state = 3;
if(state==`Run_state)
```



# **Operators**

- Arithmetic:
  - \* (multiplication)
  - □ + (addition)
  - □ (subtraction)
  - □ / (division)
  - □ % (modulus)
- Relational
  - □ < (less than)
  - □ <= (less than or equal)</p>
  - $\square$  > (greater than)
  - $\square >= (greater than or equal)$
  - = (equality)
  - □ != (inequality)

```
reg [3:0] a, b, c, d;
wire[7:0] x,y,z;
parameter n = 4;
c = a + b;
d = a * n:
if (x==y) d = 1; else d = 0;
d = a \sim b:
if ((x>=y) \&\& (z)) a=1;
 else a = !x;
```



# **Operators**

- Bit-wise Operators
- Not: ~
- XOR: ^
- And: & 5'b11001 & 5'b01101 ==> 5'b01001
- OR: |
- XNOR: ~^ or ^~
- Logical Operators

Returns 1 or 0, treats all nonzero as 1

- !: Not
- **&&**: AND 27 && -3 ==> 1
- || : OR

```
reg [3:0] a, b, c, d;
wire[7:0] x,y,z;
parameter n = 4;
c = a + b;
d = a * n;
if (x==y) d = 1; else d = 0;
d = a \sim^{h} b:
if ((x>=y) \&\& (z)) a=1;
 else a = !x;
```



# Operators

Reduction Operators:

#### Unary operations returns single-bit values

- & : and
- | :or
- ~& : nand
- ~| : nor
- ^ : xor
- ~^ :xnor
- Shift Operators

Shift Left: << Shift right: >>

Concatenation Operator

{ } (concatenation)

{ n{item} } (n fold replication of an item)

Conditional Operator

#### Implements if-then-else statement

(cond) ? (result if cond true) : (result if cond false)

```
module sample (a, b, c, d);
input [3:0] a, b;
output [3:0] c, d;
wire z,y,carry;
assign z = \sim a;
c = a * b:
if (a==b) d = 1; else d = 0;
d = a \sim b:
if ((a>=b) \&\& (z)) y=1;
 else y = !x;
assign c=d << 2; //shift left twice
assign \{carry, d\} = a + b;
assign c = \{2\{carry\}, 2\{1'b0\}\};
// c = {carry,carry,0,0}
assign c = (inc==2)? a+1:a-1;
```



# Concatenation example



## The best way to describe a circuit?



$$\begin{aligned} &\text{Iout=}(\overline{I \oplus Q})(I \oplus Iprev + (I \oplus Q)(Q \oplus Qprev) \\ &\text{Qout=}(\overline{I \oplus Q})(Q \oplus Qprev + (I \oplus Q)(I \oplus Iprev) \end{aligned}$$



- If both inputs are 1, change both outputs.
- If one input is 1 change an output as follows:
  - If the previous outputs are equal change the output with input 0;
  - If the previous outputs are unequal change the output with input 1.
- If both inputs are 0, change nothing.



### Structural vs Procedural

#### **Structural**

- Textual description of circuit
- Order does not matter
- Starts with assign statements
- Harder to code
- Need to work out logic

#### **Procedural**

- Think like C code
- Order of statements are important
- Starts with initial or always statement
- Easy to code
- Can use case, if, for

# w

### Structural vs Procedural

### assign statement

- assign  $Y = (A&S)|(B\&\sim S)$ ;
- continuous assignment statement
- executes whenever the value of the expression on the right hand side changes
- represents a combinational circuit

### .

### Structural vs Procedural

### always statement

- always @(event control expression)
   begin
   // Procedural assignment statements that execute
   // when the condition is met
   end
- has a cyclic behavior
- In one of the forms:
  - □ Level sensitive: always @(A or B or C)
  - Edge sensitive: always @(posedge clock or negedge reset)



### Structural

```
wire [3:0] Q;
wire [1:0] y;
assign Q[0]=(~y[1])&(~y[0]);
assign Q[1]=(~y[1])&y[0];
assign Q[2]=y[1]&(~y[0]);
assign Q[3]=y[1]&y[0];
```



### **Procedural**

```
reg [3:0] Q;
wire [1:0] y;
always@(y)
begin
  Q=4'b0000;
  case(y)
  begin
  2'b00: Q[0]=1;
  2'b01: Q[1]=1;
  2'b10: Q[2]=1;
  2'b11: Q[3]=1;
  endcase
end
y[0]
                           Q[0]
           You don't
                           Q[1]
            have to
           work out
y[1]
                           Q[2]
             logic
                           Q[3]
```



### Structural vs Procedural

#### **Structural**

- Textual description of circuit
- Order does not matter
- Starts with assign statements
- Harder to code
- Need to work out logic

#### **Procedural**

- Think like C code
- Order of statements are important
- Starts with initial or always statement
- Easy to code
- Can use case, if, for



### Blocking vs Non-Blocking assignment

#### **Blocking**

- <variable> = <statement>
- Similar to C code
- The next assignment waits until the present one is finished
- Used for combinational logic

### Non-blocking

- <variable> <= <statement>
- The inputs are stored once the procedure is triggered
- Statements are executed in parallel
- Used for flip-flops, latches and registers



Do not mix both assignments in one procedure

### ×

### Blocking vs Non-Blocking assignment

```
B = A
C = B+1
// sets C to A+1

B <= A
C <= B+1
// sets C the original value of B+1
```

# Behavior Modeling



### if Statements

```
Syntax
 if (expression)
 begin
   ...statements...
 end
 else if (expression)
 begin
  ...statements...
 end
   ...more else if blocks
 else
 begin
  ...statements...
 end
```

```
if (alu_func == 2'b00)
    aluout = a + b;
else if (alu_func == 2'b01)
    aluout = a - b;
else if (alu_func == 2'b10)
    aluout = a & b;
else // alu_func == 2'b11
    aluout = a | b;
```



### case Statements

```
Syntax
case (expression)
 case choice1:
 begin
  ...statements...
 end
 case_choice2:
 begin
  ...statements...
 end
 ...more case choices blocks...
 default:
 begin
  ...statements...
 end
endcase
```

```
case (alu_ctr)

2'b00: aluout = a + b;

2'b01: aluout = a - b;

2'b10: aluout = a & b;

default: aluout = 1'bx; // Treated as don't cares for endcase // minimum logic generation.
```



# for loops

```
Syntax \\ integer j; \\ for (count= value1; \\ count<,<=,>,>= value2; \\ count=count +,- step) \\ begin \\ c[j] = a[j] + b[j]; \\ end \\ end
```

# Component Inference

# Flip-Flops

```
module ff(b, c, clk, a);
input b,c,clk;
output a;
reg a;
                                           D
always@(posedge clk)
begin
                                                   Q
a<=b&c;
end
                                            CLK
                                 clk
endmodule
```

# D Flip-Flop with Asynchronous Reset

```
always@(posedge clk or
    negedge rst)
begin
  if (!rst) a<=0;
  else a<=b;
end
```



# D Flip-flop with Synchronous reset and Enable

```
always@(posedge clk)
begin
  if (rst) a<=0;
  else if (enable) a<=b;
end</pre>
```



# Shift Registers

```
reg[3:0] Q;
always@(posedge clk or
  posedge rset)
begin
 if (rset) Q \le 0;
 else begin
                                       D
                                                          D
                                  Q
  Q[3:1] <= Q[2:0];
  Q[0] <= Q[3];
                              CLK
                                       CLK
                                                CLK
  end
                      clk
```

# Multiplexers

#### **Method 1**

```
assign a = (select ? b : c);
```

#### Method 2

```
always@(select or b or c) begin
  if(select) a=b;
  else a=c;
end
```

#### Method 2b

```
always@(select or b or c) begin case(select)
1'b1: a=b;
1'b0: a=c;
endcase
end
```



# Counters

```
reg [7:0] count;
wire enable;
always@(posedge clk or
  posedge rst)
begin
 if (rst) count<=0;
 else if (enable)
  count<=count+1;</pre>
end
```





# Avoiding Unwanted Latches

Latches are BAD

# 10

### Inferred latches

- If no care is taken, compiler can infer latches in your combinational circuits
  - □ not a combinational circuit anymore!

```
module synInferredLatch (output reg f, input a, b, c); always @(*) if (a == 1) f = b & c; endmodule
```



## r,

### Rule #1



# If the procedure has several paths, every path must evaluate all outputs

#### Method1:

Set all outputs to some value at the start of the procedure. Later on different values can overwrite those values.

```
always @(...
begin
x=0;y=0;z=0;
if (a) x=2; elseif (b) y=3; else z=4;
End
```

#### Method2:

Be sure every branch of every if and case generate every output always  $@(\dots$  begin

```
    if (a) begin x=2; y=0; z=0; end
    elseif (b) begin x=0; y=3; z=0; end
    else begin x=0; y=0; z=4; end
    end
```



### Rule #2



# All inputs used in the procedure must appear in the trigger list

#### Right-hand side variables:

Except variables both calculated and used in the procedure.

```
always @(a or b or c or x or y)
begin
x=a; y=b; z=c;
w=x+y;
end
```



### Rule #3



# All possible inputs used to control statements must be covered

End all case statements with the default case whether you need it or not.

```
case(state)
```

. . .

default: next\_state = reset;

#### endcase

Do not forget the self loops in your state graph if(a|b&c) next\_state=S1; elseif(c&d) next\_state=S2; else next\_state=reset;

# Finite State Machines



## Standard Form for a Verilog FSM

```
// REGISTER DEFINITION
// state flip-flops
reg [2:0] state, next_state;
                                     always@(posedge clk)
// state definitions
                                     begin
parameter
                                       state<=next state;
   reset=0,S1=1,S2=2,S3=3...
                                     end
// NEXT STATE CALCULATIONS
                                     // OUTPUT CALCULATIONS
always@(state or inputs or ...)
                                     output= f(state, inputs)
begin
  next state= ...
end
```

### м

# Example

```
module myFSM (clk, x, z)
                                            // NEXT STATE CALCULATIONS
input clk, x; output z;
                                            always @(state or x)
                                             begin
// state flip-flops
                                            case (state)
reg [2:0] state, nxt_st;
                                              S0: if(x) nxt_st=S1;
// state definition
                                                  else nxt st=S0;
parameter S0=0,S1=1,S2=2,S3=3,S7=7
                                              S1: if(x) nxt_st=S3;
                                                  else nxt_st=S2;
// REGISTER DEFINITION
                                              S2: if(x) nxt_st=S0;
always @(posedge clk)
                                                  else nxt_st=S7;
begin
                                              S3: if(x) nxt_st=S2;
 state<=nxt st;
                                                  else nxt_st=S7;
end
                                              S7: nxt_st=S0;
                                              default: nxt st = S0:
// OUTPUTCALCULATIONS
                                            endcase
assign z = (state = S7);
                                            end
                                            endmodule
```

# Test Benches



### M

# System tasks

- Used to generate input and output during simulation. Start with \$ sign.
- Display Selected Variables:

```
$display ("format_string",par_1,par_2,...);
$monitor("format_string",par_1,par_2,...);
Example: $display("Output z: %b", z);
```

Query current simulation time: \$time



### **Test Benches**

#### Overview

- Invoke the verilog under design
- 2. Simulate input vectors
- 3. Implement the system tasks to view the results

### Approach

- 1. Initialize all inputs
- 2. Set the clk signal
- 3. Send test vectors
- 4. Specify when to end the simulation.



# Example

```
'timescale1 ns /100 ps
// timeunit =1ns; precision=1/10ns;
module my_fsm_tb;
reg clk, rst, x;
wire z;
/**** DESIGN TO SIMULATE (my_fsm) INSTANTIATION ****/
myfsm dut1(clk, rst, x, z);
/****RESET AND CLOCK SECTION****/
Initial
 begin
clk=0;
rst=0:
#1rst=1; /*The delay gives rst a posedge for
    sure.*/
#200 rst=0; //Deactivate reset after two clock
    cvcles +1ns*/
end
always #50clk=~clk; /* 10MHz clock (50*1ns*2)
    with 50% duty-cycle */
```

```
/****SPECIFY THE INPUT WAVEFORM x ****/
Initial begin
    $monitor("Time: %d Output z: %b", $time, z);
    #1 x=0;
    #400 x=1;
    $display("Output z: %b", z);
    #100 x=0;

#1000 $finish; //stop simulation
    //without this, it will not stop
end
endmodule
```

# One last slide





# Coding guidelines

- Don't mix level and edge sensitive elements in the same always block
- Avoid mixing positive and negative edge-triggered flip-flops
- Use continuous assign statements for simple combinational logic
- Use nonblocking for sequential and blocking for combinational logic
- Don't mix blocking and nonblocking assignments in the same always block
- Be careful with multiple assignments to the same variable
- Define all if-else or case statements explicitly